Source: https://www.nandland.com/vhdl/tips/tip-convert-numeric-std-logic-vector-to-integer.html







Only \$65

**Now Shipping!** 

Search nandland.com:

# **Examples of VHDL Conversions**

## Using both Numeric\_Std and Std\_Logic\_Arith Package Files

Below are the most common conversions used in VHDL. The page is broken up into two sections. The first half of the page shows conversions using the Numeric\_Std package file. The second half of the page shows conversions using the Std\_Logic\_Arith package file. It is good practice to use the Numeric\_Std package as you should not use Std\_Logic\_Arith. Since many people still insist on using it, both examples are demonstrated below.

Note that many of the below examples use the 'length VHDL attribute. This attribute makes your code more portable and versatile, so it should be used.

## **Example Conversions using Numeric Std**

**Integer to Signed** 

<u>Integer to Std Logic Vector</u>

**Integer to Unsigned** 

Std Logic Vector To Integer

Std Logic Vector To Signed

Std Logic Vector To Unsigned

Signed to Integer

Signed to Std Logic Vector

Signed to Unsigned

**Unsigned to Integer** 

**Unsigned to Signed** 

Unsigned to Std Logic Vector

## **Example Conversions using Std\_Logic\_Arith**

**Integer to Signed** 

Integer to Std Logic Vector

**Integer to Unsigned** 

Std Logic Vector To Integer

Std Logic Vector To Signed

Std Logic Vector To Unsigned

Signed to Integer

Signed to Std Logic Vector

Signed to Unsigned

**Unsigned to Integer** 

<u>Unsigned to Signed</u>

Unsigned to Std Logic Vector

#### Convert from Integer to Signed using Numeric\_Std

The below example uses the to\_signed conversion, which requires two input parameters. The first is the signal that you want to convert, the second is the length of the resulting vector.

```
signal input_3 : integer;
signal output_3 : signed(3 downto 0);
output_3 <= to_signed(input_3, output_3'length);</pre>
```

#### Convert from Integer to Std\_Logic\_Vector using Numeric\_Std

First you need to think about the range of values stored in your integer. Can your integer be positive *and* negative? If so, you will need to use the **to\_signed()** conversion. If your integer is only positive, you will need to use the **to\_unsigned()** conversion.

Both of these conversion functions require two input parameters. The first is the signal that you want to convert, the second is the length of the resulting vector.

```
signal input_1 : integer;
signal output_1a : std_logic_vector(3 downto 0);
```

```
signal output_1b : std_logic_vector(3 downto 0);

-- This line demonstrates how to convert positive integers
output_1a <= std_logic_vector(to_unsigned(input_1, output_la'length));

-- This line demonstrates how to convert positive or negative integers
output_1b <= std_logic_vector(to_signed(input_1, output_1b'length));</pre>
```

## Convert from Integer to Unsigned using Numeric\_Std

The below example uses the to\_unsigned conversion, which requires two input parameters. The first is the signal that you want to convert, the second is the length of the resulting vector.

```
signal input_2 : integer;
signal output_2 : unsigned(3 downto 0);
output_2 <= to_unsigned(input_2, output_2'length);</pre>
```

## Convert from Std\_Logic\_Vector to Integer using Numeric\_Std

First you need to think about the data that is represented by your std\_logic\_vector. Is it signed data or is it unsigned data? Signed data means that your std\_logic\_vector can be a positive *or* negative number. Unsigned data means that your std\_logic\_vector is *only* a positive number. The example below uses the **unsigned()** typecast, but if your data can be negative you need to use the **signed()** typecast. Once you cast your input std\_logic\_vector as unsigned or signed, then you can convert it to integer as shown below:

```
signal input_4 : std_logic_vector(3 downto 0);
signal output_4a : integer;
signal output_4b : integer;

-- This line demonstrates the unsigned case
output_4a <= to_integer(unsigned(input_4));

-- This line demonstrates the signed case
output_4b <= to_integer(signed(input_4));</pre>
```

#### Convert from Std\_Logic\_Vector to Signed using Numeric\_Std

This is an easy conversion, all you need to do is cast the std\_logic\_vector as signed as shown below:

```
signal input_6 : std_logic_vector(3 downto 0);
signal output_6 : signed(3 downto 0);
output_6 <= signed(input_6);</pre>
```

## Convert from Std\_Logic\_Vector to Unsigned using Numeric\_Std

This is an easy conversion, all you need to do is cast the std\_logic\_vector as unsigned as shown below:

```
signal input_5 : std_logic_vector(3 downto 0);
signal output_5 : unsigned(3 downto 0);
output_5 <= unsigned(input_5);</pre>
```

# Convert from Signed to Integer using Numeric\_Std

This is an easy conversion, all you need to do is use the to\_integer function call from numeric\_std as shown below:

```
signal input_10 : signed(3 downto 0);
signal output_10 : integer;
output_10 <= to_integer(input_10);</pre>
```

## Convert from Signed to Std\_Logic\_Vector using Numeric\_Std

This is an easy conversion, all you need to do is use the std\_logic\_vector cast as shown below:

```
signal input_11 : signed(3 downto 0);
signal output_11 : std_logic_vector(3 downto 0);
output_11 <= std_logic_vector(input_11);</pre>
```

#### Convert from Signed to Unsigned using Numeric\_Std

This is an easy conversion, all you need to do is use the unsigned cast as shown below:

```
signal input_12 : signed(3 downto 0);
signal output_12 : unsigned(3 downto 0);
output_12 <= unsigned(input_12);</pre>
```

#### Convert from Unsigned to Integer using Numeric\_Std

This is an easy conversion, all you need to do is use the to\_integer function call from numeric\_std as shown below:

```
signal input_7 : unsigned(3 downto 0);
signal output_7 : integer;
output_7 <= to_integer(input_7);</pre>
```

## Convert from Unsigned to Signed using Numeric\_Std

This is an easy conversion, all you need to do is use the signed cast as shown below:

```
signal input_9 : unsigned(3 downto 0);
signal output_9 : signed(3 downto 0);
output_9 <= signed(input_9);</pre>
```

## Convert from Unsigned to Std\_Logic\_Vector using Numeric\_Std

This is an easy conversion, all you need to do is use the std\_logic\_vector cast as shown below:

```
signal input_8 : unsigned(3 downto 0);
signal output_8 : std_logic_vector(3 downto 0);
output_8 <= std_logic_vector(input_8);</pre>
```

## Convert from Integer to Signed using Std\_Logic\_Arith

The below example uses the conv\_signed conversion, which requires two input parameters. The first is the signal that you want to convert, the second is the length of the resulting vector.

```
signal input_3 : integer;
signal output_3 : signed(3 downto 0);
output_3 <= conv_signed(input_3, output_3'length);</pre>
```

#### Convert from Integer to Std\_Logic\_Vector using Std\_Logic\_Arith

The below example uses the conv\_std\_logic\_vector conversion, which requires two input parameters. The first is the signal that you want to convert, the second is the length of the resulting vector.

One thing to note here is that if you input a negative number into this conversion, then your output std\_logic\_vector will be represented in 2's complement signed notation.

```
signal input_1 : integer;
signal output_1 : std_logic_vector(3 downto 0);
output_1 <= conv_std_logic_vector(input_1, output_1'length);</pre>
```

#### Convert from Integer to Unsigned using Std\_Logic\_Arith

The below example uses the conv\_unsigned conversion, which requires two input parameters. The first is the signal that you want to convert, the second is the length of the resulting vector.

```
signal input_2 : integer;
signal output_2 : unsigned(3 downto 0);
output_2 <= conv_unsigned(input_2, output_2'length);</pre>
```

## Convert from Std\_Logic\_Vector to Integer using Std\_Logic\_Arith

First you need to think about the data that is represented by your std\_logic\_vector. Is it signed data or is it unsigned data? Signed data means that your std\_logic\_vector can be a positive *or* negative number. Unsigned data means that your std\_logic\_vector is *only* a positive number. The example below uses the **unsigned()** typecast, but if your data can be negative you need to use the **signed()** typecast. Once your input std\_logic\_vector is unsigned or signed, then you can convert it to integer as shown below:

```
signal input_4 : std_logic_vector(3 downto 0);
signal output_4a : integer;
signal output_4b : integer;

-- This line demonstrates the unsigned case
output_4a <= conv_integer(unsigned(input_4));

-- This line demonstrates the signed case
output_4b <= conv_integer(signed(input_4));</pre>
```

#### Convert from Std\_Logic\_Vector to Signed using Std\_Logic\_Arith

This is an easy conversion, all you need to do is cast the std\_logic\_vector as signed as shown below:

```
signal input_6 : std_logic_vector(3 downto 0);
signal output_6 : signed(3 downto 0);
output_6 <= signed(input_6);</pre>
```

### Convert from Std\_Logic\_Vector to Unsigned using Std\_Logic\_Arith

This is an easy conversion, all you need to do is cast the std\_logic\_vector as unsigned as shown below:

```
signal input_5 : std_logic_vector(3 downto 0);
signal output_5 : unsigned(3 downto 0);
output_5 <= unsigned(input_5);</pre>
```

#### Convert from Signed to Integer using Std\_Logic\_Arith

This is an easy conversion, all you need to do is use the conv\_integer function call from std\_logic\_arith as shown below:

```
signal input_10 : signed(3 downto 0);
signal output_10 : integer;
output_10 <= conv_integer(input_10);</pre>
```

## Convert from Signed to Std\_Logic\_Vector using Std\_Logic\_Arith

This is an easy conversion, all you need to do is use the std\_logic\_vector cast as shown below:

```
signal input_11 : signed(3 downto 0);
signal output_11 : std_logic_vector(3 downto 0);
output_11 <= std_logic_vector(input_11);</pre>
```

## Convert from Signed to Unsigned using Std\_Logic\_Arith

This is an easy conversion, all you need to do is use the unsigned cast as shown below:

```
signal input_12 : signed(3 downto 0);
signal output_12 : unsigned(3 downto 0);
output_12 <= unsigned(input_12);</pre>
```

## Convert from Unsigned to Integer using Std\_Logic\_Arith

This is an easy conversion, all you need to do is use the conv\_integer function call from std\_logic\_arith as shown below:

```
signal input_7 : unsigned(3 downto 0);
signal output_7 : integer;
output_7 <= conv_integer(input_7);</pre>
```

### Convert from Unsigned to Signed using Std\_Logic\_Arith

This is an easy conversion, all you need to do is use the signed cast as shown below:

```
signal input_9 : unsigned(3 downto 0);
signal output_9 : signed(3 downto 0);
output_9 <= signed(input_9);</pre>
```

#### Convert from Unsigned to Std\_Logic\_Vector using Std\_Logic\_Arith

This is an easy conversion, all you need to do is use the std\_logic\_vector typecast as shown below:

```
signal input_8 : unsigned(3 downto 0);
signal output_8 : std_logic_vector(3 downto 0);
output_8 <= std_logic_vector(input_8);</pre>
```

#### **Most Popular Nandland Pages**

#### **Most Popular Nandland Pages**

# Avoid Latches in your FPGA

Learn what is a latch and how they are created. Usually latches are created by accident. Learn the simple trick to avoid them.

## **Convert Binary to BCD**

Binary Coded Decimal (BCD) is used to display digits on a 7-Segment display, but internal signals in an FPGA use binary. This module converts binary to BCD using a double-dabbler.

## **Example Code for UART**

See example VHDL and Verilog code for a UART. See the basics of UART design and use this fully functional design to implement your own UART. Good example of a state machine.

#### What is a FIFO?

Learn the basics of a FIFO. There are two simple rules governing FIFOs: Never write to a full FIFO and Never Read from an Empty FIFO...

Help Me Make Great Content! Support me on Patreon! Buy a Go Board!

Content cannot be re-hosted without author's permission. (contact me)
Help me to make great content! Support me on Patreon!